summaryrefslogtreecommitdiff
path: root/net/unix
diff options
context:
space:
mode:
authorChen-Yu Tsai <wens@kernel.org>2025-10-21 01:10:52 +0800
committerChen-Yu Tsai <wens@kernel.org>2025-10-23 02:06:47 +0800
commit2050280a4bb660b47f8cccf75a69293ae7cbb087 (patch)
tree91664bb805e7ab01ab9dc3063272444973eb25a9 /net/unix
parent5888533c6011de319c5f23ae147f1f291ce81582 (diff)
clk: sunxi-ng: sun55i-a523-ccu: Lower audio0 pll minimum rate
While the user manual states that the PLL's rate should be between 180 MHz and 3 GHz in the register defninition section, it also says the actual operating frequency is 22.5792*4 MHz in the PLL features table. 22.5792*4 MHz is one of the actual clock rates that we want and is is available in the SDM table. Lower the minimum clock rate to 90 MHz so that both rates in the SDM table can be used. Fixes: 7cae1e2b5544 ("clk: sunxi-ng: Add support for the A523/T527 CCU PLLs") Reviewed-by: Jernej Skrabec <jernej.skrabec@gmail.com> Link: https://patch.msgid.link/20251020171059.2786070-7-wens@kernel.org Signed-off-by: Chen-Yu Tsai <wens@kernel.org>
Diffstat (limited to 'net/unix')
0 files changed, 0 insertions, 0 deletions