summaryrefslogtreecommitdiff
path: root/rust/helpers/xarray.c
diff options
context:
space:
mode:
authorShawn Lin <shawn.lin@rock-chips.com>2025-11-18 17:52:05 +0800
committerVinod Koul <vkoul@kernel.org>2025-11-20 22:15:28 +0530
commita2a18e5da64f8da306fa97c397b4c739ea776f37 (patch)
treebfb3d1f3f757494df834c93cc0c06348b97b5c2c /rust/helpers/xarray.c
parent942a7a6bf4c6a8661324539f686a34c9448610bd (diff)
phy: rockchip: naneng-combphy: Fix PCIe L1ss support RK3528
When PCIe link enters L1 PM substates, the PHY will turn off its PLL for power-saving. However, it turns off the PLL too fast which leads the PHY to be broken. According to the PHY document, we need to delay PLL turnoff time. Fixes: bbcca4fac873 ("phy: rockchip: naneng-combphy: Add RK3528 support") Signed-off-by: Shawn Lin <shawn.lin@rock-chips.com> Reviewed-by: Neil Armstrong <neil.armstrong@linaro.org> Link: https://patch.msgid.link/1763459526-35004-1-git-send-email-shawn.lin@rock-chips.com Signed-off-by: Vinod Koul <vkoul@kernel.org>
Diffstat (limited to 'rust/helpers/xarray.c')
0 files changed, 0 insertions, 0 deletions