diff options
| author | Ankit Nautiyal <ankit.k.nautiyal@intel.com> | 2025-03-24 19:02:38 +0530 |
|---|---|---|
| committer | Ankit Nautiyal <ankit.k.nautiyal@intel.com> | 2025-03-25 21:17:24 +0530 |
| commit | be7f2ef5355370d0659b40f5a425af0f310e369a (patch) | |
| tree | 1490bc6b3c6eebb2c26f56b9e5284828b28bb24e /scripts/gdb/linux/xarray.py | |
| parent | 660d1c6385b96c3985010589382c9c7849d4734c (diff) | |
drm/i915/vrr: Always set vrr vmax/vmin/flipline in vrr_{enable/disable}
For platforms for which vrr timing generator is always set, VRR_CTL
enable bit does not need to toggle, so modify the vrr_{enable/disable}
for this.
At the moment the helper intel_vrr_always_use_vrr_tg() return false for
all cases. This will be set later when all other bits are in place.
Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Link: https://lore.kernel.org/r/20250324133248.4071909-7-ankit.k.nautiyal@intel.com
Diffstat (limited to 'scripts/gdb/linux/xarray.py')
0 files changed, 0 insertions, 0 deletions
