summaryrefslogtreecommitdiff
path: root/scripts/generate_rust_analyzer.py
diff options
context:
space:
mode:
authorMichael Strauss <michael.strauss@amd.com>2023-12-04 16:30:39 +0800
committerAlex Deucher <alexander.deucher@amd.com>2025-05-13 09:31:21 -0400
commit8989cb919b27cd0d2aadb7f1d144cedbb12e6fca (patch)
tree8078eda29a0a171a4743bc96e63bec5041c15696 /scripts/generate_rust_analyzer.py
parent90af999835130c506e7e58482474bef3414dd9fa (diff)
drm/amd/display: Add early 8b/10b channel equalization test pattern sequence
[WHY] Early EQ pattern sequence is required for some LTTPR + old dongle combinations. [HOW] If DP_EARLY_8B10B_TPS2 chip cap is set, this new sequence programs phy to output TPS2 before initiating link training and writes TPS1 to LTTPR training pattern register as instructed by vendor. Add function to get embedded LTTPR target address offset. Reviewed-by: Wenjing Liu <wenjing.liu@amd.com> Signed-off-by: Michael Strauss <michael.strauss@amd.com> Signed-off-by: TungYu Lu <tungyu.lu@amd.com> Signed-off-by: Ray Wu <ray.wu@amd.com> Tested-by: Daniel Wheeler <daniel.wheeler@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'scripts/generate_rust_analyzer.py')
0 files changed, 0 insertions, 0 deletions