diff options
author | Dmitry Baryshkov <dmitry.baryshkov@linaro.org> | 2024-12-24 12:12:16 +0200 |
---|---|---|
committer | Bjorn Andersson <andersson@kernel.org> | 2025-01-06 18:05:27 -0600 |
commit | 672daf24866bf002d0a7f2dca61e770a570e8cc3 (patch) | |
tree | b8b8f071a287ece891c6ec8638e393004279a74c /tools/perf/scripts/python/exported-sql-viewer.py | |
parent | a34d21d89c85e8bb72ecd83b7cde2cba1aa718f4 (diff) |
clk: qcom: mmcc-msm8960: handle LVDS clock
On APQ8064 the DSI2_PIXEL_SRC clock can be used either to drive the
second DSI host or to drive the LCDC controller. Add LVDS PLL as
possible source to the clock and LVDS output clock. The DSI2_PIXEL_SRC
clock has separate path to be used for the LVDS clock. To represent
both DSI and LVDS clocks properly, add intermediate clock which toggles
the enable bit and make DSI2_PIXEL_CLK clock just check for the HALT
bit.
Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Link: https://lore.kernel.org/r/20241224-apq8064-fix-mmcc-v1-4-c95d2e2bf143@linaro.org
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python/exported-sql-viewer.py')
0 files changed, 0 insertions, 0 deletions