summaryrefslogtreecommitdiff
path: root/tools/testing/selftests/net/lib/py/utils.py
diff options
context:
space:
mode:
authorConor Dooley <conor.dooley@microchip.com>2025-11-23 18:53:43 +0000
committerConor Dooley <conor.dooley@microchip.com>2025-11-25 22:12:59 +0000
commit56dfdf2da1cf6261eaeb4259dee27201f2800691 (patch)
treef5f67a743350f32dc4abf501d55dd6ca0d631f74 /tools/testing/selftests/net/lib/py/utils.py
parent76cc0ba2af91c88d36adb4d0a3d5529726353051 (diff)
MAINTAINERS: degrade RISC-V MISC SOC SUPPORT to Odd Fixes
The SiFive and Canaan platforms are not being actively looked after at this point, but fixes for them would be applied if/when the patches appeared. Since they're now the only things in the RISC-V MISC SOC SUPPORT, mark them as Odd Fixes. I don't believe this is a functional change, it just represents what's actually happening - particularly since the Canaan k230 never built up enough steam to get merged and the new SiFive demo chips have been done in partnership with with other companies, e.g. Eswin, and will reside in their directories instead. Reviewed-by: Paul Walmsley <pjw@kernel.org> Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Diffstat (limited to 'tools/testing/selftests/net/lib/py/utils.py')
0 files changed, 0 insertions, 0 deletions